Розмір відео: 1280 X 720853 X 480640 X 360
Показувати елементи керування програвачем
Автоматичне відтворення
Автоповтор
Best video in sanity checks!
before floorplan any sanity checks is needed
Before floorplan there can be sanity check like functional verification if synthesis is done
CORRECTNESS OF INPUTS LIKE .LIB,LEF.V ETC
Can we force Input transition and output capacitance on all the ip and op cells? , because they are the values used to find cell delay in .lib and each cell will have different cell delay
Already there will be values of cell delays in .lib .Then is it ok that no error is raised if values are not matching as in .lib?
could you please give an examples to unconstrained endpoints
THEY DONT HAVE ANY OUTPUT.they have only unconstrainned startpoints only
PnR and CTS has not done yet then how can we check timing (Clk)related issues
When clock is not built then it's better to check setup issues mostly.
Hi, what is the difference between set_load and set_ouput_delay ?
output delay it is assumed value of external delay used for interfacing the value where as the load value is from lib
what is the importance of multiple clk ips
Best video in sanity checks!
before floorplan any sanity checks is needed
Before floorplan there can be sanity check like functional verification if synthesis is done
CORRECTNESS OF INPUTS LIKE .LIB,LEF.V ETC
Can we force Input transition and output capacitance on all the ip and op cells? , because they are the values used to find cell delay in .lib and each cell will have different cell delay
Already there will be values of cell delays in .lib .Then is it ok that no error is raised if values are not matching as in .lib?
could you please give an examples to unconstrained endpoints
THEY DONT HAVE ANY OUTPUT.they have only unconstrainned startpoints only
PnR and CTS has not done yet then how can we check timing (Clk)related issues
When clock is not built then it's better to check setup issues mostly.
Hi, what is the difference between set_load and set_ouput_delay ?
output delay it is assumed value of external delay used for interfacing the value where as the load value is from lib
what is the importance of multiple clk ips