SPI FPGA core for MCP3202 ADC in Verilog

Поділитися
Вставка
  • Опубліковано 20 гру 2024

КОМЕНТАРІ • 9

  • @damny0utoobe
    @damny0utoobe 4 роки тому +2

    SPI, verilog, ADC. This tutorial is helpful because I was trying to figure this out for my project. Thanks
    I subbed you. Please make more videos like this.

    • @Dom-bo8wd
      @Dom-bo8wd  4 роки тому +1

      Thanks! Im working on an updated version that will release soon!

  • @dpvibes7717
    @dpvibes7717 4 роки тому +1

    Hi Dom, can you tell me this maths which is used in programs

    • @Dom-bo8wd
      @Dom-bo8wd  4 роки тому +1

      Hi! I don't quite understand your question, most of the math is just algebra, does that help? If not feel free to ask more questions!

    • @dpvibes7717
      @dpvibes7717 4 роки тому

      From the system clk(fpga board) to sck....how did you do that....and then what time you took for a single bit receiving and how

  • @muhammadkashif4000
    @muhammadkashif4000 3 роки тому

    how do you calculate initialize and disable time + transmit time in testbench

    • @muhammadkashif4000
      @muhammadkashif4000 3 роки тому

      Ok I calculated the time 4880 hence thanks and not need your help.
      thanks

  • @KB_vlsi_quiz
    @KB_vlsi_quiz 3 роки тому

    hi sir ,how did you consider 176??, and 124 for 1000ns ?? please show calculation??

  • @TheTwelveStars
    @TheTwelveStars 4 роки тому +1

    Useful,thx