Data Formats and Classification of Registers

Поділитися
Вставка
  • Опубліковано 1 гру 2024

КОМЕНТАРІ • 127

  • @sourabhjangid8013
    @sourabhjangid8013 6 років тому +106

    Really suprised such high quality videos are free of cost

  • @ArifWaqasofficial
    @ArifWaqasofficial 5 років тому +66

    480 pixels of pure knowledge

  • @shazboi
    @shazboi 5 років тому +198

    Bro I got highest in my class in Digital Electronics after watching your videos :)

  • @atulrana5740
    @atulrana5740 8 років тому +66

    You are lord of teaching

  • @shivakumarmeesala1020
    @shivakumarmeesala1020 3 роки тому +12

    The wonderful academy providing free education for many students..thanq very much to whole team

  • @hope-jh7bv
    @hope-jh7bv 3 роки тому +13

    Neso academy is doing a great job. Thank you so much.

  • @nidhish6966
    @nidhish6966 3 роки тому +9

    ah finally got some good videos on ECE basics, this is way better than what my lecturers thought me at college thank you s much...

  • @-ShajanJ
    @-ShajanJ 4 роки тому +1

    very very very Excellent way of speech and also a great way of presentation God bless you

  • @m.e.t.a.l3125
    @m.e.t.a.l3125 7 років тому +3

    my favourite.....thank u very much sir!!

  • @chinnari8524
    @chinnari8524 7 років тому +2

    your teaching skills excellent

  • @noooooo4199
    @noooooo4199 5 років тому +2

    Thanks a lot for such an informative video

  • @sohelrahman5454
    @sohelrahman5454 6 років тому +3

    Thank you so much for these videos! Literally saved my grade this semester

  • @yashrajsonawane7734
    @yashrajsonawane7734 Місяць тому +1

    Abhi na muze apk mili aestrotech nam ki 🥰

  • @gayathrilasyamarkapuram2160
    @gayathrilasyamarkapuram2160 4 роки тому +2

    really i maintaining notes of your lectures sir and im using this concepts in rtl coding sir..

  • @vineetyadav4544
    @vineetyadav4544 3 роки тому +3

    Pls recheck at 2:00 on right side statements for serial and parallel inputs are written opp.

  • @OmarAhmed-ic4fw
    @OmarAhmed-ic4fw 6 років тому +5

    In the first part of the video, why the inputs were drawn, on the time diagram, up to only the second clock? Shouldn't they be up to the fourth clock for serial format and up to the first clock for the parallel format?

    • @evanaw1164
      @evanaw1164 5 років тому +2

      yeah i was wondering about the same thing. But i think that since he didn't mention anything about the type of the clock, the timing diagram is not correct nor wrong. But if u were assuming that the FF is negative edge triggered, the timing diagram in the serial form should be up to the fourth pulse, while in the parallel form each input up to the 1st pulse.

    • @sudhakarghosh9380
      @sudhakarghosh9380 3 роки тому +1

      @@evanaw1164 @Omar Ahmed i may be wrong but i think the reason behind why serial inputs were drawn up to the second clock is because of using (master and slave f/f.). by using master and slave f/f we can get the output in (half clock cycle). ITs done to use the clock cycles more efficiently and not wasting it. (correct me , if i m wrong).
      AS far as why parallel inputs were drawn upto fourth clok cycle, for this yes, we are on the same page. I also think that those line (for parallel inputs), should be drawn up to one half clk cycle.

  • @retiredguy9798
    @retiredguy9798 Рік тому

    Good thanks learnd ALOT

  • @B.VENKATAPAVANKUMARPavan
    @B.VENKATAPAVANKUMARPavan 9 днів тому

    Nice explanation sir,tq

  • @priyankajoshi3687
    @priyankajoshi3687 4 роки тому +2

    perfect lectures

  • @aaditya7616
    @aaditya7616 9 років тому +2

    very good lectures

  • @kautukraj
    @kautukraj 4 роки тому +2

    Very helpful!

  • @agstechnicalsupport
    @agstechnicalsupport 2 роки тому

    Another great video from Neso Academy.

  • @fran14cruz
    @fran14cruz 5 років тому +1

    Thank you) you've helped me a great deal.

  • @nazdelight3612
    @nazdelight3612 2 роки тому +1

    Hey can u plz make video lectures on brief introduction on verilog & verilog for combinational circuits..

  • @binaykumar8292
    @binaykumar8292 4 роки тому +3

    As the filp flop are negative edge triggered , in serial form it will remain one for the first negative edge.

  • @pavannadagoudar7340
    @pavannadagoudar7340 6 років тому +2

    sir 1011 is stored at every positive edge or negative edge of the clock, but u made at every change in clock which is like the latch
    opertaion

  • @MUTHU_KRISHNAN_K
    @MUTHU_KRISHNAN_K 2 роки тому +4

    Sir, what is the difference between serial and parallel types,in terms of their usage?
    Why we call serial type as temporal code and parallel type as spatial code?

  • @Hosain_Ahmed
    @Hosain_Ahmed Рік тому

    thanks a lot. It was best.

  • @kensonwesley
    @kensonwesley 3 роки тому +15

    face reveal?

  • @empoweringgminds
    @empoweringgminds 3 роки тому +1

    Sir why has data in parallel input continued to be high for two clock cycles ?

  • @IGL_Gamings
    @IGL_Gamings Рік тому +1

    Watching after 8 years ❤

  • @saritasharma5314
    @saritasharma5314 6 років тому +2

    I am still in confusion ...Why only one clock pulse is used on PIPO?

    • @mrberlinji
      @mrberlinji 3 роки тому

      यह कहके तूने अपनी मां बहन को गाली दी है

    • @circuitsanalytica4348
      @circuitsanalytica4348 3 роки тому

      In jam single clock cycle, the input must reach the output....

  • @stamp3274
    @stamp3274 7 років тому

    you are my savior

  • @hanumanais3692
    @hanumanais3692 6 років тому +4

    Please engneering electromagnetics upload please
    That is difficult

  • @reenathomas7936
    @reenathomas7936 7 років тому

    Good teaching...

  • @TECHinTECHout
    @TECHinTECHout 6 років тому +1

    good explaination

  • @sumitkothawade
    @sumitkothawade 8 років тому +30

    it is temporal code and spatial code (not special code)

  • @Mr.Wonder
    @Mr.Wonder Рік тому

    Thank you💯❤

  • @guliyevshahriyar
    @guliyevshahriyar Рік тому

    Thanks teacher

  • @abpdev
    @abpdev 4 роки тому

    Try linking the next vide on the descriptions

  • @rajgandhi4042
    @rajgandhi4042 7 років тому

    In anand kumar it is given that parallel in,parallel out is Shift Register?

  • @javadrajabi8
    @javadrajabi8 5 років тому +1

    Thank you i love you

  • @lipikapadhihari2084
    @lipikapadhihari2084 3 роки тому

    Thank you🙏

  • @tmbansod9388
    @tmbansod9388 8 місяців тому

    Temporal code and spatial code? temporal is time related and spatial is space related. Am I wrong?

  • @nirupamasuryavanshi8790
    @nirupamasuryavanshi8790 5 років тому

    Great

  • @smitpanchal889
    @smitpanchal889 5 років тому

    why d3,d2,d1 ,d0 are taking same time as in parallel mode?

    • @muhammadarsalan5087
      @muhammadarsalan5087 4 роки тому +1

      Because all four flip flops synchronized with same clock. In simple words, A flip flop changes state once in clk pulse cycle and everyone provided with clock pulse train having same time period!!

  • @krishnavar7219
    @krishnavar7219 3 роки тому

    thanks a lot

  • @rishabhsharma7701
    @rishabhsharma7701 3 роки тому +2

    6yrs old but still gold

  • @uietchandigarhvelfies5590
    @uietchandigarhvelfies5590 8 років тому +1

    sir plz make videos on DAC and ADC converter plzz

  • @2012Aakash
    @2012Aakash 8 років тому +1

    sir, as q3 is connected to d2 so, when we get q3 as 1 (in first cycle) d2 should also be 1

  • @ElifArslan-l9g
    @ElifArslan-l9g 2 роки тому

    thank you

  • @rameshdumala7429
    @rameshdumala7429 7 років тому

    Adding Bubble at the clock indicates -ve and arrow indicates the edge triggering so o> adding to clock means it is -ve edge triggering flop flop

  • @amruthabindu62
    @amruthabindu62 7 років тому +5

    sir please give the pdf notes about "Digital Circuits"

  • @basabisingha8001
    @basabisingha8001 6 років тому

    Is SISO and shift register the same thing?

    • @circuitsanalytica4348
      @circuitsanalytica4348 3 роки тому

      Yes, SISO is a type of shift register, SISO means Serial In Serial Out....

  • @kshitijvengurlekar1192
    @kshitijvengurlekar1192 7 років тому

    Thanks

  • @harshithkrishna3139
    @harshithkrishna3139 5 років тому

    Siso, pipo ics are available in market

  • @chinnari8524
    @chinnari8524 7 років тому +1

    please upload a/d d/a converters and op amp

  • @Dr.kcMishra
    @Dr.kcMishra 8 років тому

    I could not find the A to D and D to A, please help me

  • @tinystepswithmomg
    @tinystepswithmomg 8 років тому +1

    pls upload some vides on memory orsend me a link

  • @EternalCause
    @EternalCause 3 роки тому

    damn i was waiting for him to call hi peepo but well..i guess PIPO is fine

  • @adwaitLP
    @adwaitLP 9 років тому

    Is SIPO is storage register too??

    • @circuitsanalytica4348
      @circuitsanalytica4348 3 роки тому

      Yes it can be used for temporary storage...

    • @adwaitLP
      @adwaitLP 3 роки тому

      @@circuitsanalytica4348 Thanks. Finally after 5 years my doubt is cleared.

  • @evanaw1164
    @evanaw1164 5 років тому

    shouldn't the input of D be 1, 1, 0, 1 for the serial form? if the input was 1(1st tick), 0, 1, 1, the data interpreted in the flip flops would actually be in the inverse direction (1101) or in other words first in first out. the clock of the flip flop should also be determined, whether it is positive or negative edge triggered(and the timing diagram of the serial input D should adjust accordingly) which means, the D will change only after 1 full period of each pulse, not half of it.

  • @shaileshpawar3712
    @shaileshpawar3712 9 років тому +2

    siso = shift registers or not

  • @SohamRajuSonawaneBCSE
    @SohamRajuSonawaneBCSE 5 років тому

    special code?

  • @debroy8648
    @debroy8648 9 років тому +2

    "Spatial Code" not "Special Code"

  • @nickthewinner2194
    @nickthewinner2194 5 років тому

    W.

  • @ananthakrishnan9186
    @ananthakrishnan9186 5 років тому

    Bro it's spatial

  • @casaRwanda
    @casaRwanda 6 місяців тому

    Thank you