In the first part of the video, why the inputs were drawn, on the time diagram, up to only the second clock? Shouldn't they be up to the fourth clock for serial format and up to the first clock for the parallel format?
yeah i was wondering about the same thing. But i think that since he didn't mention anything about the type of the clock, the timing diagram is not correct nor wrong. But if u were assuming that the FF is negative edge triggered, the timing diagram in the serial form should be up to the fourth pulse, while in the parallel form each input up to the 1st pulse.
@@evanaw1164 @Omar Ahmed i may be wrong but i think the reason behind why serial inputs were drawn up to the second clock is because of using (master and slave f/f.). by using master and slave f/f we can get the output in (half clock cycle). ITs done to use the clock cycles more efficiently and not wasting it. (correct me , if i m wrong). AS far as why parallel inputs were drawn upto fourth clok cycle, for this yes, we are on the same page. I also think that those line (for parallel inputs), should be drawn up to one half clk cycle.
Sir, what is the difference between serial and parallel types,in terms of their usage? Why we call serial type as temporal code and parallel type as spatial code?
Because all four flip flops synchronized with same clock. In simple words, A flip flop changes state once in clk pulse cycle and everyone provided with clock pulse train having same time period!!
shouldn't the input of D be 1, 1, 0, 1 for the serial form? if the input was 1(1st tick), 0, 1, 1, the data interpreted in the flip flops would actually be in the inverse direction (1101) or in other words first in first out. the clock of the flip flop should also be determined, whether it is positive or negative edge triggered(and the timing diagram of the serial input D should adjust accordingly) which means, the D will change only after 1 full period of each pulse, not half of it.
Really suprised such high quality videos are free of cost
If you are not paying for the product.. you are the product
@@sumukhka94 bullshit
@@lebercoatlebercoat1522Ok Leather coat
Yes really nice videos
@@sumukhka94 someone is jealous lmao
480 pixels of pure knowledge
Bro I got highest in my class in Digital Electronics after watching your videos :)
Very good bro, Congratulations...
Jhoot ky bol rahe ho ,hum tere sath hi padte te
I also got A+ in my semester exam.
@@binboledastan9284 lmao
@@idiot3641 😂🙌🏻
You are lord of teaching
Yes, really super class....
The wonderful academy providing free education for many students..thanq very much to whole team
Neso academy is doing a great job. Thank you so much.
Yes, really super class....isn't it?
ah finally got some good videos on ECE basics, this is way better than what my lecturers thought me at college thank you s much...
Yes bro, excellent teaching....
very very very Excellent way of speech and also a great way of presentation God bless you
Yes bro, really super class....
my favourite.....thank u very much sir!!
your teaching skills excellent
Yes bro, really good class....
Thanks a lot for such an informative video
Yes, really super class....
Thank you so much for these videos! Literally saved my grade this semester
Abhi na muze apk mili aestrotech nam ki 🥰
really i maintaining notes of your lectures sir and im using this concepts in rtl coding sir..
Yes, really super class....
Pls recheck at 2:00 on right side statements for serial and parallel inputs are written opp.
In the first part of the video, why the inputs were drawn, on the time diagram, up to only the second clock? Shouldn't they be up to the fourth clock for serial format and up to the first clock for the parallel format?
yeah i was wondering about the same thing. But i think that since he didn't mention anything about the type of the clock, the timing diagram is not correct nor wrong. But if u were assuming that the FF is negative edge triggered, the timing diagram in the serial form should be up to the fourth pulse, while in the parallel form each input up to the 1st pulse.
@@evanaw1164 @Omar Ahmed i may be wrong but i think the reason behind why serial inputs were drawn up to the second clock is because of using (master and slave f/f.). by using master and slave f/f we can get the output in (half clock cycle). ITs done to use the clock cycles more efficiently and not wasting it. (correct me , if i m wrong).
AS far as why parallel inputs were drawn upto fourth clok cycle, for this yes, we are on the same page. I also think that those line (for parallel inputs), should be drawn up to one half clk cycle.
Good thanks learnd ALOT
Nice explanation sir,tq
perfect lectures
Yes, really super class....
very good lectures
Very helpful!
Yes bro, really super class....
Another great video from Neso Academy.
Thank you) you've helped me a great deal.
Hey can u plz make video lectures on brief introduction on verilog & verilog for combinational circuits..
As the filp flop are negative edge triggered , in serial form it will remain one for the first negative edge.
sir 1011 is stored at every positive edge or negative edge of the clock, but u made at every change in clock which is like the latch
opertaion
yes i have the same doubt
Sir, what is the difference between serial and parallel types,in terms of their usage?
Why we call serial type as temporal code and parallel type as spatial code?
thanks a lot. It was best.
face reveal?
Sir why has data in parallel input continued to be high for two clock cycles ?
should be drawn up to one half clk cycle
Watching after 8 years ❤
I am still in confusion ...Why only one clock pulse is used on PIPO?
यह कहके तूने अपनी मां बहन को गाली दी है
In jam single clock cycle, the input must reach the output....
you are my savior
Please engneering electromagnetics upload please
That is difficult
Ya Bro pls
Good teaching...
Yes, really super class....
good explaination
Yes, really super explanation....
it is temporal code and spatial code (not special code)
nice lol
thanks
Hmm
@@careerladderupsc at least he contributed something, wbu? lol
To know more than everything!
@@careerladderupsc
Thank you💯❤
Thanks teacher
Try linking the next vide on the descriptions
In anand kumar it is given that parallel in,parallel out is Shift Register?
Yes, it is a shift register...
Thank you i love you
Yes, really super class....
Thank you🙏
Temporal code and spatial code? temporal is time related and spatial is space related. Am I wrong?
Great
why d3,d2,d1 ,d0 are taking same time as in parallel mode?
Because all four flip flops synchronized with same clock. In simple words, A flip flop changes state once in clk pulse cycle and everyone provided with clock pulse train having same time period!!
thanks a lot
6yrs old but still gold
sir plz make videos on DAC and ADC converter plzz
Hi, you can find converter videos ADC and DAC in my channel....
sir, as q3 is connected to d2 so, when we get q3 as 1 (in first cycle) d2 should also be 1
thank you
Adding Bubble at the clock indicates -ve and arrow indicates the edge triggering so o> adding to clock means it is -ve edge triggering flop flop
sir please give the pdf notes about "Digital Circuits"
Is SISO and shift register the same thing?
Yes, SISO is a type of shift register, SISO means Serial In Serial Out....
Thanks
Siso, pipo ics are available in market
Yes, ICs are available in the market
please upload a/d d/a converters and op amp
Hi, you can find ADC and DAC videos in my channel....
I could not find the A to D and D to A, please help me
In my channel ADC and DAC is available....
pls upload some vides on memory orsend me a link
damn i was waiting for him to call hi peepo but well..i guess PIPO is fine
You mean Parallel In Parallel Out...
Is SIPO is storage register too??
Yes it can be used for temporary storage...
@@circuitsanalytica4348 Thanks. Finally after 5 years my doubt is cleared.
shouldn't the input of D be 1, 1, 0, 1 for the serial form? if the input was 1(1st tick), 0, 1, 1, the data interpreted in the flip flops would actually be in the inverse direction (1101) or in other words first in first out. the clock of the flip flop should also be determined, whether it is positive or negative edge triggered(and the timing diagram of the serial input D should adjust accordingly) which means, the D will change only after 1 full period of each pulse, not half of it.
siso = shift registers or not
+Neso Academy sir please provide adc and dac lecture, thankyou forr this lectures
Serial in serial out
Yes, Serial In and Serial Out
special code?
"Spatial Code" not "Special Code"
W.
Bro it's spatial
Thank you