Antenna Effect Prevention Techniques in VLSI Design

Поділитися
Вставка
  • Опубліковано 10 лис 2024

КОМЕНТАРІ • 34

  • @ArunKumar-wu4px
    @ArunKumar-wu4px 4 роки тому +1

    Clear explanation....about antenna prevention technique...kindly share command to insert metal hoping, diode insertion using innovous or ICC tool

  • @vinodkumarck1919
    @vinodkumarck1919 4 роки тому +1

    Thanks for the video and this initiative

    • @TeamVLSI
      @TeamVLSI  4 роки тому

      Welcome @Vinod, Its our pleasure. Keep connected and supporting us.

  • @rohanyadala9096
    @rohanyadala9096 6 місяців тому

    Excellent

  • @analoglayout
    @analoglayout 5 років тому

    Congratulations , for this initiative

    • @TeamVLSI
      @TeamVLSI  5 років тому

      Thank you so much.

  • @Narennmallya
    @Narennmallya 2 роки тому

    sir so by default in twin tub process for a cmos circuit, there wont be latchup and antenna effect right, since in that case also there is an extra implant layer that forms a reverse biased diode( similar analogy to antenna diode insertion to prevent antenna effect)?

  • @kiran7640
    @kiran7640 5 років тому +1

    Nice video sir .Do more videos

  • @nanoelectronicsdemystified
    @nanoelectronicsdemystified 3 роки тому +2

    Shouldn't the diode be in forward bias? in reverse bias, how will it create path to ground? Because the intention is to bypass the static charges through the least resistive path, which we are gonna get in forward bias and not in reverse bias. Correct me if I am wrong.

    • @TeamVLSI
      @TeamVLSI  3 роки тому +3

      No Kishan,
      Antenna diode is always in reverse biased. It should not conduct in normal operation. It should only conduct at high temp during plasma etching while fabrication process.

  • @akashwayal8797
    @akashwayal8797 3 роки тому +1

    Is CMP removes the chrges on the interconnect?

  • @mp-qk9eq
    @mp-qk9eq 4 роки тому +1

    Thank you very much for this informative video. By any chance, do you have videos regarding layout parasitic extraction?

    • @TeamVLSI
      @TeamVLSI  4 роки тому

      you can check a video in following playlist on LVS and PEX
      ua-cam.com/play/PLC7JCwKQnjL5fR-0F8DPZYUbZVG81PC5E.html

  • @nirmalnikitha8596
    @nirmalnikitha8596 2 роки тому +2

    why is the diode inserted in reverse bias sir

    • @TeamVLSI
      @TeamVLSI  2 роки тому

      Hi Nirmal,
      Because a reverse-biased diode will not conduct in normal conditions. But it will conduct during the fabrication process as that time temperature is very high and so the diode will be reverse saturation state.

  • @karthickramki4062
    @karthickramki4062 Рік тому +1

    What is command to add reverse diode in innouvs ??

  • @ArunKumar-wu4px
    @ArunKumar-wu4px 4 роки тому +1

    Do you have videos for DRC, LVS, LEC using innovous or ICC tool...it will be very helpful...

    • @TeamVLSI
      @TeamVLSI  4 роки тому +1

      Not in ICC, But have videos based on Cadence and Mentor tool in custom layout design series.

  • @sridharnarayana3557
    @sridharnarayana3557 4 роки тому +1

    Thanks for Video,
    Let's assume I don't have a room to go for higer metal ,and I don't have any area to add Dummy transistor or diode,in this case How we can Slove antenna violation?
    2. assume getting antenna in Metal 3 ,and I don't have room to go for higher metals,no area left.
    Can we use lower metal to get rid of Antenna violation?
    Thanks

    • @TeamVLSI
      @TeamVLSI  4 роки тому

      Welcome @Sridhar,
      Good question.
      Yes, We can do.

    • @sridharnarayana3557
      @sridharnarayana3557 4 роки тому

      @@TeamVLSI But How lower metal will reduce antenna violation?
      Can you please explain in detail
      Thanks for taking time from your busy schedule.

  • @pavangudipati6
    @pavangudipati6 4 роки тому +1

    Thank u sir

    • @TeamVLSI
      @TeamVLSI  4 роки тому

      you are welcome @Pa1

  • @StayInBliss
    @StayInBliss 5 років тому +1

    thankyou sir

    • @TeamVLSI
      @TeamVLSI  5 років тому

      You are welcome :)

  • @user-ep4hz6nq5y
    @user-ep4hz6nq5y 4 роки тому

    Pn junction diode when operated at reverse brkdown voltage get damaged .Then how we can use it?

    • @TeamVLSI
      @TeamVLSI  4 роки тому +1

      Actually at high temperature the the reverse connected antenna diode, will go on reverse saturation region.
      And in case this diode gets breakdown, then also it is not going to affect the functionality of circuit as we wanted not to conduct this diode anytime rather the plasma etching to discharge the excess charges.

  • @Anjay17680
    @Anjay17680 4 роки тому +1

    why we use diode in reverse bias?

    • @TeamVLSI
      @TeamVLSI  4 роки тому +1

      Hi
      16:18 See the explanation from this point.
      Because a reverse bias connected diode has no effect on the normal operation but while plasma etching at high temperature this diode will be thermally unstable and is in reverse saturation region which will help to discharge the extra charges on the gate. And if it is in forward bias, signal on the gate terminal will be grounded.

  • @harishbv7092
    @harishbv7092 4 роки тому +1

    Thank u sir