Just finished the whole STA playlist. Really nice sir! Much appreciated. You have a very good voice and a nice way of explanation. Keep it up, sir. One day u are gonna famous for your amazing content. Thank you so much.
Dude thankyou so much, Your videos legit helped me a lot in clearing my online tests and all the interviews for Qualcomm. Keep going! This stuff deserves a million likes.
Hi Kartik, Thanks for your query but I don't follow any particular book(and not even a single one for STA), so can't really recommend for this topic. I just go with a topic, find whatever I can from wherever possible until everything makes sense.
There is nothing in relation between clock frequency and hold violation as for hold violation we are interested for same clock edge and not for next clock edge so nothing to be done on clock duty cycle or frequency.
Just to add upon , the statement hold is independent of frequency is not completely true. Half cycle paths are one such examples where both frequency and duty cycle affect hold timing similar to setup.
Yeah, these pretty much cover most of the things, if we keep in mind all these concepts, we can solve the interview problems. I'll be uploading some interview problems soon to understand how these concepts can be used to solve some tricky problems as well.
the best explanation one can ever get on entire youtube... you are genius for sure
Better than any other lectures ,
Just finished the whole STA playlist. Really nice sir! Much appreciated. You have a very good voice and a nice way of explanation. Keep it up, sir. One day u are gonna famous for your amazing content. Thank you so much.
Thanks Shahzad, means a lot!!
@@therisingedge ambatublow
Dude thankyou so much,
Your videos legit helped me a lot in clearing my online tests and all the interviews for Qualcomm.
Keep going! This stuff deserves a million likes.
Great to hear!!
hey bro im going to apply for qualcomm next month can you give me tips
@@shreeshkulkarni3657 Did you get placed?
Finally After such a long time ,,,Good job once again
Thanks Mr. Bhati
Thanks man for all your work 👍
Thank you for this series. It was the best explanation I have come across till date.
Glad it was helpful!
bro uploaded just one playlist of 7 videos and forgot his password
😂
Great work ❤
8:13 I'll see you on next rising edge😅
Really helpful videos bro. Concepts are cleared, everything is perfect.
STA explained very clearly. Which software tool did you use to make such slides ?
Really Great Content, helped me to understand STA easily ,Thank You
can you explain hold analysis for register to output timing path, using output delay
Grt videos bro....can tell me from where can i practice ques so as to master this topic...thanks 🙏
Beautifully explained watched once understood tq bro
Much very good work 👍
Please cover multicycle path, critical path and min/max in/out delay concept.
Many thanks
Sure, will cover that.
Thanks Yash. Waiting for more content 👍
Thanks Manoj, will be uploading soon!!
@@therisingedge yeah looking forward to learn more
Really good explanation
Thanks Aditi, Will be uploading more videos soon
Thankyou so much... great work🔥
Glad you like it!!
Eagerly waiting for the next video
Thank you!!!
Heyy, Thanks a lot for this high qualitty videos but I am wondering why we are not comsidering Tc2q in required time calculation
i think that is because we are considering data in capture path at D pin itself
great Sir. Thank you
Which books should I refer for STA Questions & Concepts?
Hi Kartik,
Thanks for your query but I don't follow any particular book(and not even a single one for STA), so can't really recommend for this topic. I just go with a topic, find whatever I can from wherever possible until everything makes sense.
nice explaination...But could u plz tell me what is the relation bretween Hold & frequency?
There is nothing in relation between clock frequency and hold violation as for hold violation we are interested for same clock edge and not for next clock edge so nothing to be done on clock duty cycle or frequency.
Please make a video on Critical race conditions for asynchronous sequential circuit
Sure Aishwarya, will try to do that👍
@@therisingedge thank you!
Just to add upon , the statement hold is independent of frequency is not completely true. Half cycle paths are one such examples where both frequency and duty cycle affect hold timing similar to setup.
Are these 5 videos enough for basic knowledge of STA for interview point of view for Btech fresher?
Yeah, these pretty much cover most of the things, if we keep in mind all these concepts, we can solve the interview problems. I'll be uploading some interview problems soon to understand how these concepts can be used to solve some tricky problems as well.
@@therisingedge Thank you so much brother
ambatukam, ambasing
Why don't you upload more video u teach well