In-System Debugging with Vivado Using ILA Core

Поділитися
Вставка
  • Опубліковано 22 гру 2024

КОМЕНТАРІ • 43

  • @dheerajchumble5602
    @dheerajchumble5602 4 роки тому +1

    Very awesome explanation sir. Each and every thing explained in great detail. Thank you so much.

  • @dojkfodkjflkdfo
    @dojkfodkjflkdfo 2 роки тому +1

    Thank you so MUCH for your great video and explanation!!
    It really helps A LOT to do my work and thesis !

  • @sahilanchal7679
    @sahilanchal7679 18 днів тому

    Amazing tutorial.. thank you for this video

  • @dl1962
    @dl1962 2 роки тому

    I have no idea this feature existed~Thanks! This is extremely useful!

  • @SciHeartJourney
    @SciHeartJourney 2 роки тому

    Thank you. This tuturial is excellent.
    I would happily pay over $2400 (US) for Vipin Kizhepatt's course if he ever offered one!
    I mentioned $2400 because that's how much Xilinx wants for their training.

    • @hengzhou4566
      @hengzhou4566 Рік тому

      You have to pay more for university course which is even worse than Xilinx training, not to mention Vipin Kizhepatt. The only disadvantage is that the course is out-of-date and terrible accent (the same disadvantages exist in university course).

    • @techmad8204
      @techmad8204 6 місяців тому

      @@hengzhou4566 how is it out of date the zynq board he's working on is like 10 years old and the videos only 3-4 years old, coming to the accent is it really that bad to understand?

  • @prithvivelicheti287
    @prithvivelicheti287 Рік тому

    thank you for the video. great demonstration.

  • @subanishaik3494
    @subanishaik3494 4 роки тому +1

    Nice explanation.. sir.
    Thank you.

  • @vlnhari1
    @vlnhari1 4 роки тому +1

    Really helpful. Thanks to you.

  • @ashishpal3298
    @ashishpal3298 3 роки тому

    Very helpful video, Sir.

  • @akhiljoseph3237
    @akhiljoseph3237 4 роки тому +5

    Could u please add more videos on timing constraints

  • @kevingarcia5246
    @kevingarcia5246 Місяць тому +1

    greetings from colombia

    • @jorgew6
      @jorgew6 Місяць тому +1

      Im from colombia too haha

  • @akhiljoseph3237
    @akhiljoseph3237 4 роки тому +1

    Great work sir!

  • @Yishaiko
    @Yishaiko 3 роки тому

    YOUR AMAZING ! GREAT GREAT CHANNEL ! THANK YOU VERY MUCH !

  • @paulpeng5320
    @paulpeng5320 2 роки тому

    Thanks! The video helps me.

  • @bharadwajapisupati6483
    @bharadwajapisupati6483 4 роки тому +2

    The work you have done by uploading the lectures in a great thing and helps the students to understand the Vivado well !!
    Could you please tell your system configuration where it is very fast in simulating ?
    Thank You for all you effort sir
    It means a lot to share such a knowledge

    • @Vipinkmenon
      @Vipinkmenon  4 роки тому +1

      Some times I make things faster in video editing. But my laptop is somewhat powerful. It is Lenovo Legion Y520 (i7, 16 GB RAM, NVidia GTX 1050)

  • @gopalkrishna6042
    @gopalkrishna6042 3 роки тому

    thank you very much.....nicely explained.

  • @isaackumba2688
    @isaackumba2688 3 роки тому

    Thank you so much 🙏🏻 For your amaizing Tuto

  • @kidsanapongpuntsri5967
    @kidsanapongpuntsri5967 Рік тому

    thank you very much, really useful

  • @kayitbilgileri
    @kayitbilgileri 2 роки тому

    A great tutorial! Thank you for your effort. I am very sad to see that you have gone away 1 years ago. I hope you will come back again. I would be very pleased if you can write if you are planning to come back and upload any other videos in the future. Thank you.

  • @satyajyothikaperni2589
    @satyajyothikaperni2589 Рік тому

    Can I implement this code in xilinix vivado to interface xadc with nexys A7 FPGA

  • @bakeronews1
    @bakeronews1 3 роки тому

    Nice tutorial!

  • @himabindu6706
    @himabindu6706 2 роки тому

    Very helpful

  • @vishnuog9458
    @vishnuog9458 2 роки тому

    Hello ,Sir I am working on a project related to FFT and require to give 32 bit inputs and observe 32 bit outputs.Could you please help me with pin assignments.

  • @shaikkhasimbee7356
    @shaikkhasimbee7356 3 роки тому

    if no.of IOs are more then how to implement it on hardware sir?

  • @pavandevarasetti4585
    @pavandevarasetti4585 3 роки тому

    Hi Professor. Thanks for the tutorial. The ILA debug core is showing timing violations. Hold violations. What could be the reason be? Any idea?

    • @Vipinkmenon
      @Vipinkmenon  3 роки тому

      ILA is also implemented using FPGA logic. So as the number of signals and number of samples increases, the possibility of timing violation also increases.

  • @기계전자공학부이종복
    @기계전자공학부이종복 2 роки тому

    The name of the signals change slightly after synthesis, sometimes you can not find the exact node that you are looking for. So this method has limits.

    • @hengzhou4566
      @hengzhou4566 Рік тому

      Can you upload a video to UA-cam for free for debugging methods that has no limit?

  • @kirandas6996
    @kirandas6996 3 роки тому

    Thanks

  • @dheerajchumble5602
    @dheerajchumble5602 3 роки тому

    Excellent tutorial sir. Thanks for taking so much efforts. Can you please make such video on APB protocol. If it's already there can you please share the link.

    • @Vipinkmenon
      @Vipinkmenon  3 роки тому +1

      APB I don't have any since none of the Xilinx IPs have APB interface. They all have only AXI4(full,lite or stream)

    • @dheerajchumble5602
      @dheerajchumble5602 3 роки тому

      @@Vipinkmenon Thank u sir. But APB is used in industry right? So can study it right.

    • @Vipinkmenon
      @Vipinkmenon  3 роки тому

      Yes of course. APB and AHB are widely used in ARM-based system design

    • @dheerajchumble5602
      @dheerajchumble5602 3 роки тому

      @@Vipinkmenon Ok..thank u sir..Can we plz ask you if some code related problems are there on ur mail.

    • @Vipinkmenon
      @Vipinkmenon  3 роки тому

      Yes sure

  • @Ankitsingh-my1vu
    @Ankitsingh-my1vu Рік тому

    I have one question ,i created my own module to divide clock but its not showing in ila

  • @jajajaj666
    @jajajaj666 2 роки тому

    Thanks