D Flip-Flop Explained | Truth Table and Excitation Table of D Flip-Flop

Поділитися
Вставка
  • Опубліковано 12 гру 2024

КОМЕНТАРІ • 38

  • @ALLABOUTELECTRONICS
    @ALLABOUTELECTRONICS  2 роки тому +6

    Timestamps:
    0:00 Introduction
    0:52 Truth Table of D Flip-Flop
    3:27 Timing Diagram of D Flip-Flop
    6:20 Characteristic Equation of D Flip-Flop
    8:05 Excitation Table of D Flip-Flop
    9:17 Logic Circuit of D Latch, Gated D latch, and D Flip-Flop

  • @egemenklc2515
    @egemenklc2515 Рік тому +17

    Greetings from Sabanci University, Istanbul/Turkey. Helped me a lot for my CS303 Logic course!

  • @prashantheshwar2010
    @prashantheshwar2010 10 місяців тому +1

    I learnt the best way to deliver the electronics topics from you sir

  • @deepanshu_the_student
    @deepanshu_the_student Рік тому +4

    Your video made this topic crystal clear for me

  • @ansumanpadhy8228
    @ansumanpadhy8228 Рік тому +3

    Sir it will be a huge help if you bring an interview series of different exams ; discussing about solving these circuits intuitively

  • @shravanimahale-sk1gy
    @shravanimahale-sk1gy Рік тому

    Your channel is underrated!

  • @AbdulMayenSikder
    @AbdulMayenSikder 3 місяці тому

    2:11 I can not understand what YOU are saying here. I can not understand the clock

  • @sambal-
    @sambal- Рік тому

    how to design logic circuit with d flipflop if given any input 8bit?

  • @shilpapatel793
    @shilpapatel793 2 роки тому +1

    Very very nice 👌👌👌

  • @mayurshah9131
    @mayurshah9131 2 роки тому +2

    Very nice 👍

  • @arkodasgupta0412
    @arkodasgupta0412 9 місяців тому

    what is the difference between a gated Latch and a flipflop? Is it only the clock transistion circuit that is present in flipflop and in gated Latch, there is only Enable Key ?

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  9 місяців тому +1

      Yes. Because of that, flip-flop is edge triggered and gated latch is level triggered.

    • @arkodasgupta0412
      @arkodasgupta0412 9 місяців тому

      @@ALLABOUTELECTRONICS ok sir thank you

  • @MADDURIROJALAKSHMI-b9c
    @MADDURIROJALAKSHMI-b9c 2 місяці тому

    nice explanation sir

  • @Sourabhchouhan8301
    @Sourabhchouhan8301 19 днів тому

    good explanation

  • @mayurshah9131
    @mayurshah9131 2 роки тому +3

    Absolutely super

  • @HousseinAlDroubi
    @HousseinAlDroubi 3 місяці тому +1

    Hey man, welcome to you.

  • @YaaronKiBaatein
    @YaaronKiBaatein 2 роки тому +1

    Sir Digital Electronics के Objective Questions करा दीजिए BCA II Semester (राजा महेंद्र प्रताप सिंह राज्य विश्वविद्यालय अलीगढ़ से)

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  2 роки тому +1

      There is a seperate playlist on the second channel for objective questions.
      Here is the link : ua-cam.com/play/PLH9R5x7JVXCGT9tMPS1Ak6BhB1FPnKJvv.html

  • @AnirudhAS-ss8oi
    @AnirudhAS-ss8oi 2 роки тому

    DO we even need Q'? What's the use of that sir. Error detection?

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  2 роки тому +1

      Some times it is required to connect multiple flip flops. ( e.g counters)
      So, in such case, some times it is required to connect the Q' output to the next stage.
      since you are directly getting the inverted signal( Q'), so there is no need to connect additional NOT gate.
      If you check the recent video of the ripple counter on the channel, you will get better idea, what I am saying.

  • @KudzayiSithole
    @KudzayiSithole Місяць тому

    sericuitwtf seketi.....simple as that oh my god

  • @ilyie
    @ilyie Рік тому

    Thank you

  • @Ninja273jt
    @Ninja273jt 10 місяців тому +1

    MDUians 🎉 here 🎉

  • @DRaqaON
    @DRaqaON 2 роки тому +2

    what is the difference between d latch and gated d latch?

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  2 роки тому +2

      I have explained that for SR latch in one of the video. It is also applicable for D latch.
      Please check this link.
      ua-cam.com/video/xONsaRVYQmA/v-deo.html
      You will get the answer. In case, if you still have any doubt then let me know here.

    • @DRaqaON
      @DRaqaON 2 роки тому

      @@ALLABOUTELECTRONICS I watched it before and learned gated versions are the ones that have enable inputs, so the difference is enable input?

  • @kirthighashinisundar6146
    @kirthighashinisundar6146 4 місяці тому

    How if the question is given to draw Qn and Qn+1..??

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  4 місяці тому +1

      In D flip-flop, the output Qn is same as D input at the rising edge of clock ( if it is positive edge triggered flip-flop).
      So Qn+1 will depend on the D input at Tn+1 th clock edge. I hope, it will clear your doubt.

    • @kirthighashinisundar6146
      @kirthighashinisundar6146 4 місяці тому

      @@ALLABOUTELECTRONICSThank you..Why the timing chart for Qn should be drawn 1 clock pulse after the Qn+1?

  • @coffeewithgoutam
    @coffeewithgoutam 5 місяців тому

    I forgot the circuit diagram of counters and sequential circuits everytime.😢

  • @KudzayiSithole
    @KudzayiSithole Місяць тому

    how i really wish i understood this accent i mean, not to be racist though but ya^ll could try and differentiate Hindi and English

  • @UDHAYASANKARKECE2021
    @UDHAYASANKARKECE2021 Рік тому

    Jkms flip flop and Johnson counter

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  Рік тому

      It has been already covered. Please check the Digital Electronics playlist.
      Here is the link: ua-cam.com/play/PLwjK_iyK4LLBC_so3odA64E2MLgIRKafl.html&si=L5DK9fTxesF3TtxS

  • @arshibommisetty9304
    @arshibommisetty9304 2 роки тому

    Please upload T-flip flop

  • @messiah1654
    @messiah1654 6 місяців тому +1

    You teach the topic incorrectly. You have drawn the timing diagram mix of latch and flip flop

    • @ALLABOUTELECTRONICS
      @ALLABOUTELECTRONICS  6 місяців тому +3

      I think probably you misunderstood it. Please let me know the timestamp where you are referring, so that I can clear your doubt.